# MICROS Y LABORATORIOS

SESIÓN 27. PLL (PHASE LOCKED LOOP)

## FUENTES DE RELOJ DEL MICROCONTROLADOR

#### Clocks

Three different clock sources can be used to drive the system clock (SYSCLK):

- HSI oscillator clock
- HSE oscillator clock
- Main PLL (PLL) clock

The devices have the two following secondary clock sources:

- 32 kHz low-speed internal RC (LSI RC) which drives the independent watchdog and, optionally, the RTC used for Auto-wakeup from the Stop/Standby mode.
- 32.768 kHz low-speed external crystal (LSE crystal) which optionally drives the RTC clock (RTCCLK)

Each clock source can be switched on or off independently when it is not used, to optimize power consumption.

# PLL (Phase Locked Loop):

#### The devices feature three PLLs:

- A main PLL (PLL) clocked by the HSE or HSI oscillator and featuring two different output clocks:
  - The first output is used to generate the high speed system clock (up to 216 MHz)
  - The second output is used to generate 48MHz clock for the USB OTG FS, SDMMC and RNG.
- PLLI2S is used to generate an accurate clock to achieve high-quality audio performance on the I2S, SAIs and SPDIFRX interfaces.
- PLLSAI is used to generate clock for SAIs intefraces, LCD-TFT clock and the 48MHz (PLLSAI48CLK) that can be seleced for the USB OTG FS, SDMMC and RNG.

Since the main-PLL configuration parameters cannot be changed once PLL is enabled, it is recommended to configure PLL before enabling it (selection of the HSI or HSE oscillator as PLL clock source, and configuration of division factors M, N, P, and Q).

Address offset: 0x00

Reset value: 0x0000 XX83 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31   | 30          | 29            | 28           | 27            | 26           | 25         | 24    | 23   | 22   | 21       | 20   | 19        | 18         | 17         | 16        |
|------|-------------|---------------|--------------|---------------|--------------|------------|-------|------|------|----------|------|-----------|------------|------------|-----------|
| Res. | Res.        | PLLSAI<br>RDY | PLLSAI<br>ON | PLLI2S<br>RDY | PLLI2S<br>ON | PLLRD<br>Y | PLLON | Res. | Res. | Res.     | Res. | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE<br>ON |
|      |             | r             | rw           | r             | rw           | r          | rw    |      |      |          |      | rw        | rw         | r          | rw        |
| 15   | 14          | 13            | 12           | 11            | 10           | 9          | 8     | 7    | 6    | 5        | 4    | 3         | 2          | 1          | 0         |
|      | HSICAL[7:0] |               |              |               |              |            |       |      |      | SITRIM[4 | :0]  |           | Res.       | HSI<br>RDY | HSION     |
| r    | r           | r             | r            | r             | r            | r          | r     | rw   | rw   | rw       | rw   | rw        |            | r          | rw        |

#### Bit 16 **HSEON**: HSE clock enable

Set and cleared by software.

Cleared by hardware to stop the HSE oscillator when entering Stop or Standby mode. This bit cannot be reset if the HSE oscillator is used directly or indirectly as the system clock.

0: HSE oscillator OFF 1: HSE oscillator ON

$$RCC->CR \mid = 0x10000;$$

Address offset: 0x00

Reset value: 0x0000 XX83 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31   | 30          | 29            | 28           | 27            | 26           | 25         | 24    | 23   | 22   | 21       | 20   | 19        | 18         | 17         | 16        |
|------|-------------|---------------|--------------|---------------|--------------|------------|-------|------|------|----------|------|-----------|------------|------------|-----------|
| Res. | Res.        | PLLSAI<br>RDY | PLLSAI<br>ON | PLLI2S<br>RDY | PLLI2S<br>ON | PLLRD<br>Y | PLLON | Res. | Res. | Res.     | Res. | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE<br>ON |
|      |             | r             | rw           | r             | rw           | r          | rw    |      |      |          |      | rw        | rw         | r          | rw        |
| 15   | 14          | 13            | 12           | 11            | 10           | 9          | 8     | 7    | 6    | 5        | 4    | 3         | 2          | 1          | 0         |
|      | HSICAL[7:0] |               |              |               |              |            |       |      |      | SITRIM[4 | :0]  |           | Res.       | HSI<br>RDY | HSION     |
| r    | r           | r             | r            | r             | r            | r          | r     | rw   | rw   | rw       | rw   | rw        |            | r          | rw        |

#### Bit 17 HSERDY: HSE clock ready flag

Set by hardware to indicate that the HSE oscillator is stable. After the HSEON bit is cleared, HSERDY goes low after 6 HSE oscillator clock cycles.

0: HSE oscillator not ready

1: HSE oscillator ready

while((RCC->CR & 0x20000) == 0);

## 5.3.13 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Address offset: 0x40

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31          | 30          | 29        | 28        | 27         | 26         | 25           | 24          | 23          | 22          | 21         | 20          | 19          | 18               | 17               | 16            |
|-------------|-------------|-----------|-----------|------------|------------|--------------|-------------|-------------|-------------|------------|-------------|-------------|------------------|------------------|---------------|
| UART8<br>EN | UART7<br>EN | DAC<br>EN | PWR<br>EN | CEC<br>EN  | CAN2<br>EN | CAN1<br>EN   | I2C4<br>EN  | I2C3<br>EN  | I2C2<br>EN  | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART<br>3<br>EN | USART<br>2<br>EN | SPDIFRX<br>EN |
| rw          | rw          | rw        | rw        | rw         | rw         | rw           |             | rw          | rw          | rw         | rw          | rw          | rw               | rw               | rw            |
| 15          | 14          | 13        | 12        | 11         | 10         | 9            | 8           | 7           | 6           | 5          | 4           | 3           | 2                | 1                | 0             |
| SPI3<br>EN  | SPI2<br>EN  | Res.      | Res.      | WWDG<br>EN | Res.       | LPTIM1<br>EN | TIM14<br>EN | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN  | TIM5<br>EN  | TIM4<br>EN       | TIM3<br>EN       | TIM2<br>EN    |
| rw          | rw          |           |           | rw         |            | rw           | rw          | rw          | rw          | rw         | rw          | rw          | rw               | rw               | rw            |

Bit 28 **PWREN:** Power interface clock enable

This bit is set and cleared by software.

0: Power interface clock disabled

1: Power interface clock enable

RCC->APB1ENR = 0x100000000;

# 5.3.3 RCC clock configuration register (RCC\_CFGR)

Address offset: 0x08

Reset value: 0x0000 0000

Access: 0 ≤ wait state ≤ 2, word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during a clock source switch.

| RCC->CFGR | = | 0x9400; |
|-----------|---|---------|
|-----------|---|---------|

| 31     | 30       | 29 | 28      | 27       | 26 | 25       | 24   | 23         | 22   | 21     | 20 | 19   | 18      | 1/  | 16  |
|--------|----------|----|---------|----------|----|----------|------|------------|------|--------|----|------|---------|-----|-----|
| МС     | 02       | МС | 02 PRE[ | 2:0]     | МС | 001 PRE[ | 2:0] | I2SSC<br>R | МС   | 01     |    | R    | TCPRE[4 | :0] |     |
| rw     |          | rw | rw      | rw       | rw | rw       | rw   | rw         | rw   |        | rw | rw   | rw      | rw  | rw  |
| <br>15 | 14       | 13 | 12      | 11       | 10 | 9        | 8    | 7          | 6    | 5      | 4  | 3    | 2       | 1   | 0   |
| Р      | PRE2[2:0 | )] | P       | PRE1[2:0 | 0] | Res.     | Res. |            | HPRI | E[3:0] |    | SWS1 | SWS0    | SW1 | SW0 |
| rw     | rw       | rw | rw      | rw       | rw |          |      | rw         | rw   | rw     | rw | r    | r       | rw  | rw  |

Bits 15:13 PPRE2: APB high-speed prescaler (APB2)

Set and cleared by software to control APB high-speed clock division factor.

Caution: The software has to set these bits correctly not to exceed 108 MHz on this domain. The clocks are divided with the new prescaler factor from 1 to 16 AHB cycles after

PPRE2 write.

0xx: AHB clock not divided

100: AHB clock divided by 2 101: AHB clock divided by 4

110: AHB clock divided by 8

111: AHB clock divided by 16

Bits 12:10 **PPRE1:** APB Low-speed prescaler (APB1)

Set and cleared by software to control APB low-speed clock division factor.

Caution: The software has to set these bits correctly not to exceed 54 MHz on this domain.

The clocks are divided with the new prescaler factor from 1 to 16 AHB cycles after

PPRE1 write.

0xx: AHB clock not divided

100: AHB clock divided by 2

101: AHB clock divided by 4

110: AHB clock divided by 8

111: AHB clock divided by 16

# 5.3.2 RCC PLL configuration register (RCC\_PLLCFGR)

Address offset: 0x04

Reset value: 0x2400 3010

Access: no wait state, word, half-word and byte access.

This register is used to configure the PLL clock outputs according to the formulas:

- $f_{(VCO clock)} = f_{(PLL clock input)} \times (PLLN / PLLM)$
- f<sub>(PLL general clock output)</sub> = f<sub>(VCO clock)</sub> / PLLP
- f<sub>(USB OTG FS, SDMMC, RNG clock output)</sub> = f<sub>(VCO clock)</sub> / PLLQ

| 31   | 30   | 29   | 28   | 27 | 26       | 25     | 24 | 23   | 22         | 21   | 20     | 19   | 18   | 17   | 16     |
|------|------|------|------|----|----------|--------|----|------|------------|------|--------|------|------|------|--------|
| Res. | Res. | Res. | Res. |    | PLL      | Q[3:0] |    | Res. | PLLSR<br>C | Res. | Res.   | Res. | Res. | PLLF | P[1:0] |
|      |      |      |      | rw | rw       | rw     | rw |      | rw         |      |        |      |      | rw   | rw     |
| 15   | 14   | 13   | 12   | 11 | 10       | 9      | 8  | 7    | 6          | 5    | 4      | 3    | 2    | 1    | 0      |
| Res. |      |      |      |    | PLLN[8:0 | )]     |    |      |            | PLLI | M[5:0] |      |      |      |        |
|      | rw   | rw   | rw   | rw | rw       | rw     | rw | rw   | rw         | rw   | rw     | rw   | rw   | rw   | rw     |

```
Bits 27:24 PLLQ[3:0]: Main PLL (PLL) division factor for USB OTG FS, SDMMC and random number generator clocks
```

Set and cleared by software to control the frequency of USB OTG FS clock, the random number generator clock and the SDMMC clock. These bits should be written only if PLL is disabled.

**Caution:** The USB OTG FS requires a 48 MHz clock to work correctly. The SDMMC and the random number generator need a frequency lower than or equal to 48 MHz to work correctly.

USB OTG FS clock frequency = VCO frequency / PLLQ with 2 ≤ PLLQ ≤ 15

0000: PLLQ = 0, wrong configuration 0001: PLLQ = 1, wrong configuration

0010: PLLQ = 2 0011: PLLQ = 3 0100: PLLQ = 4

... 1111: PLLQ = 15 Bit 22 PLLSRC: Main PLL(PLL) and audio PLL (PLLI2S) entry clock source

Set and cleared by software to select PLL and PLLI2S clock source. This bit can be written only when PLL and PLLI2S are disabled.

0: HSI clock selected as PLL and PLLI2S clock entry

1: HSE oscillator clock selected as PLL and PLLI2S clock entry

Bits 17:16 PLLP[1:0]: Main PLL (PLL) division factor for main system clock

Set and cleared by software to control the frequency of the general PLL output clock. These bits can be written only if PLL is disabled.

**Caution:** The software has to set these bits correctly not to exceed 216 MHz on this domain. PLL output clock frequency = VCO frequency / PLLP with PLLP = 2, 4, 6, or 8

00: PLLP = 2 01: PLLP = 4 10: PLLP = 6 11: PLLP = 8

```
Bits 14:6 PLLN[8:0]: Main PLL (PLL) multiplication factor for VCO
```

Set and cleared by software to control the multiplication factor of the VCO. These bits can be written only when PLL is disabled. Only half-word and word accesses are allowed to write these bits.

**Caution:** The software has to set these bits correctly to ensure that the VCO output frequency is between 100 and 432 MHz.

```
VCO output frequency = VCO input frequency \times PLLN with 50 \leq PLLN \leq 432
```

000000000: PLLN = 0, wrong configuration 000000001: PLLN = 1, wrong configuration

...

000110010: PLLN = 50

...

001100011: PLLN = 99 001100100: PLLN = 100

...

110110000: PLLN = 432

110110001: PLLN = 433, wrong configuration

...

111111111: PLLN = 511, wrong configuration

Bits 5:0 **PLLM[5:0]:** Division factor for the main PLLs (PLL, PLLI2S and PLLSAI) input clock Set and cleared by software to divide the PLL and PLLI2S input clock before the VCO. These bits can be written only when the PLL and PLLI2S are disabled.

Caution: The software has to set these bits correctly to ensure that the VCO input frequency ranges from 1 to 2 MHz. It is recommended to select a frequency of 2 MHz to limit PLL jitter.

VCO input frequency = PLL input clock frequency / PLLM with 2 ≤ PLLM ≤ 63

000000: PLLM = 0, wrong configuration 000001: PLLM = 1, wrong configuration

000010: PLLM = 2 000011: PLLM = 3 000100: PLLM = 4

...

111110: PLLM = 62 111111: PLLM = 63 This register is used to configure the PLL clock outputs according to the formulas:

- $f_{(VCO clock)} = f_{(PLL clock input)} \times (PLLN / PLLM)$
- f<sub>(PLL general clock output)</sub> = f<sub>(VCO clock)</sub> / PLLP
- f(USB OTG FS, SDMMC, RNG clock output) = f(VCO clock) / PLLQ

$$PLLQ = 7;$$
  $PLLP = 2;$   $PLLN = 336;$   $PLLM = 8$ 

$$f_{vco} = \left(\frac{HSE}{8}\right) * 336 = \left(\frac{8Mhz}{8}\right) * 336 = 336Mhz$$

PLLSRC = HSE oscillator clock selected as PLL clock input

$$f_{PLL} = \left(\frac{f_{vco}}{2}\right) = \left(\frac{336Mhz}{2}\right) = 168Mhz$$

|      |      |      |      | 0  | 1        | 1      | 1  | 0    | 1          | 0    | 0    | 0    | 0      | 0    | 0      |
|------|------|------|------|----|----------|--------|----|------|------------|------|------|------|--------|------|--------|
| 31   | 30   | 29   | 28   | 27 | 26       | 25     | 24 | 23   | 22         | 21   | 20   | 19   | 18     | 17   | 16     |
| Res. | Res. | Res. | Res. |    | PLL      | Q[3:0] |    | Res. | PLLSR<br>C | Res. | Res. | Res. | Res.   | PLLF | P[1:0] |
|      |      |      |      | rw | rw       | rw     | rw |      | rw         |      |      |      |        | rw   | rw     |
| 15   | 14   | 13   | 12   | 11 | 10       | 9      | 8  | 7    | 6          | 5    | 4    | 3    | 2      | 1    | 0      |
| Res. |      |      |      |    | PLLN[8:0 | )]     |    |      |            |      |      | PLLI | M[5:0] |      |        |
|      | rw   | rw   | rw   | rw | rw       | rw     | rw | rw   | rw         | rw   | rw   | rw   | rw     | rw   | rw     |
| 0    | 1    | 0    | 1    | 0  | 1        | 0      | 0  | 0    | 0          | 0    | 0    | 1    | 0      | 0    | 0      |

Address offset: 0x00

Reset value: 0x0000 XX83 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31   | 30          | 29            | 28           | 27            | 26           | 25         | 24    | 23   | 22   | 21       | 20   | 19        | 18         | 17         | 16        |
|------|-------------|---------------|--------------|---------------|--------------|------------|-------|------|------|----------|------|-----------|------------|------------|-----------|
| Res. | Res.        | PLLSAI<br>RDY | PLLSAI<br>ON | PLLI2S<br>RDY | PLLI2S<br>ON | PLLRD<br>Y | PLLON | Res. | Res. | Res.     | Res. | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE<br>ON |
|      |             | r             | rw           | r             | rw           | r          | rw    |      |      |          |      | rw        | rw         | r          | rw        |
| 15   | 14          | 13            | 12           | 11            | 10           | 9          | 8     | 7    | 6    | 5        | 4    | 3         | 2          | 1          | 0         |
|      | HSICAL[7:0] |               |              |               |              |            |       |      | Н    | SITRIM[4 | :0]  |           | Res.       | HSI<br>RDY | HSION     |
| r    | r           | r             | r            | r             | r            | r          | r     | rw   | rw   | rw       | rw   | rw        |            | r          | rw        |

#### Bit 24 **PLLON**: Main PLL (PLL) enable

Set and cleared by software to enable PLL.

Cleared by hardware when entering Stop or Standby mode. This bit cannot be reset if PLL clock is used as the system clock.

0: PLL OFF 1: PLL ON RCC->CR |= 0x01000000;

Address offset: 0x00

Reset value: 0x0000 XX83 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31   | 30          | 29            | 28           | 27            | 26           | 25         | 24    | 23   | 22   | 21       | 20   | 19        | 18         | 17         | 16        |
|------|-------------|---------------|--------------|---------------|--------------|------------|-------|------|------|----------|------|-----------|------------|------------|-----------|
| Res. | Res.        | PLLSAI<br>RDY | PLLSAI<br>ON | PLLI2S<br>RDY | PLLI2S<br>ON | PLLRD<br>Y | PLLON | Res. | Res. | Res.     | Res. | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE<br>ON |
|      |             | r             | rw           | r             | rw           | r          | rw    |      |      |          |      | rw        | rw         | r          | rw        |
| 15   | 14          | 13            | 12           | 11            | 10           | 9          | 8     | 7    | 6    | 5        | 4    | 3         | 2          | 1          | 0         |
|      | HSICAL[7:0] |               |              |               |              |            |       |      | Н    | SITRIM[4 | :0]  |           | Res.       | HSI<br>RDY | HSION     |
| r    | r           | r             | r            | r             | r            | r          | r     | rw   | rw   | rw       | rw   | rw        |            | r          | rw        |

Bit 25 **PLLRDY**: Main PLL (PLL) clock ready flag

Set by hardware to indicate that PLL is locked.

0: PLL unlocked

1: PLL locked

```
while((RCC->CR & 0x02000000)==0);
```

Table 4. Number of wait states according to CPU clock (HCLK) frequency

| Moit states (MS)           |                                | HCLK                           | (MHz)                                                        |                                |
|----------------------------|--------------------------------|--------------------------------|--------------------------------------------------------------|--------------------------------|
| Wait states (WS) (LATENCY) | Voltage range<br>2.7 V - 3.6 V | Voltage range<br>2.4 V - 2.7 V | Voltage range<br>2.1 V - 2.4 V                               | Voltage range<br>1.8 V - 2.1 V |
| 0 WS (1 CPU cycle)         | 0 < HCLK ≤ 30                  | 0 < HCLK ≤ 24                  | 0 < HCLK ≤ 22                                                | 0 < HCLK ≤ 20                  |
| 1 WS (2 CPU cycles)        | 30 < HCLK ≤ 60                 | 24 < HCLK ≤ 48                 | 22 <hclk 44<="" td="" ≤=""><td>20 &lt; HCLK ≤ 40</td></hclk> | 20 < HCLK ≤ 40                 |
| 2 WS (3 CPU cycles)        | 60 < HCLK ≤ 90                 | 48 < HCLK ≤ 72                 | 44 < HCLK ≤ 66                                               | 40 < HCLK ≤ 60                 |
| 3 WS (4 CPU cycles)        | 90 < HCLK ≤ 120                | 72 < HCLK ≤ 96                 | 66 < HCLK ≤ 88                                               | 60 < HCLK ≤ 80                 |
| 4 WS (5 CPU cycles)        | 120 < HCLK ≤ 150               | 96 < HCLK ≤ 120                | 88 < HCLK ≤ 110                                              | 80 < HCLK ≤ 100                |
| 5 WS (6 CPU cycles)        | 150 < HCLK ≤ 180               | 120 < HCLK ≤ 144               | 110 < HCLK ≤ 132                                             | 100 < HCLK ≤ 120               |
| 6 WS (7 CPU cycles)        | 180 < HCLK ≤ 210               | 144 < HCLK ≤ 168               | 132 < HCLK ≤ 154                                             | 120 < HCLK ≤ 140               |
| 7 WS (8 CPU cycles)        | 210 < HCLK ≤ 216               | 168 < HCLK ≤ 192               | 154 < HCLK ≤ 176                                             | 140 < HCLK ≤ 160               |
| 8 WS (9 CPU cycles)        | -                              | 192 < HCLK ≤ 216               | 176 < HCLK ≤ 198                                             | 160 < HCLK ≤ 180               |
| 9 WS (10 CPU cycles)       | -                              | -                              | 198 < HCLK ≤ 216                                             | -                              |

#### 3.7.1 Flash access control register (FLASH\_ACR)

The Flash access control register is used to enable/disable the acceleration features and control the Flash memory access time according to CPU frequency.

Address offset: 0x00

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access



## 5.3.3 RCC clock configuration register (RCC\_CFGR)

Address offset: 0x08

Reset value: 0x0000 0000

Access:  $0 \le \text{wait state} \le 2$ , word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during a clock source switch.

| 31 | 30       | 29 | 28      | 27       | 26 | 25       | 24    | 23         | 22   | 21     | 20 | 19   | 18      | 17  | 16  |
|----|----------|----|---------|----------|----|----------|-------|------------|------|--------|----|------|---------|-----|-----|
| МС | 002      | МС | 02 PRE[ | 2:0]     | МС | 001 PRE[ | [2:0] | I2SSC<br>R | МС   | 01     |    | R    | TCPRE[4 | :0] |     |
| rw |          | rw | rw      | rw       | rw | rw       | rw    | rw         | rw   |        | rw | rw   | rw      | rw  | rw  |
| 15 | 14       | 13 | 12      | 11       | 10 | 9        | 8     | 7          | 6    | 5      | 4  | 3    | 2       | 1   | 0   |
| F  | PRE2[2:0 | 0] | F       | PRE1[2:0 | 0] | Res.     | Res.  |            | HPRI | E[3:0] |    | SWS1 | SWS0    | SW1 | SW0 |
| rw | rw       | rw | rw      | rw       | rw |          |       | rw         | rw   | rw     | rw | r    | r       | rw  | rw  |
|    |          |    |         |          |    |          |       |            |      |        |    |      |         | 1   | 0   |

Bits 1:0 SW: System clock switch

Set and cleared by software to select the system clock source.

Set by hardware to force the HSI selection when leaving the Stop or Standby mode or in case of failure of the HSE oscillator used directly or indirectly as the system clock.

00: HSI oscillator selected as system clock

01: HSE oscillator selected as system clock

10: PLL selected as system clock

11: not allowed



# EJEMPLOS / EJERCICIOS

Diseñar un programa que permita configurar el PLL del microcontrolador a una velocidad de 168Mhz.

https://www.youtube.com/watch?v=FIfPWOTr8sg&t=59s

#### **SOLUCIÓN:**

#### Configuración del PLL:

```
void PLL (void)
int a=0:
RCC->CR \mid = 0x10000;
                  //Activar el oscilador HSE
RCC->APB1ENR = 0x100000000;
                              //Power interface clock enable
RCC \rightarrow CFGR = 0x9400;
                                //APB2 (/2) v APB1 (/4)
RCC->PLLCFGR = 0x7405408; //HSE reloj de entrada al PLL; PLLM=8; PLLN=336; PLLP=2
RCC \rightarrow CR \mid = 0x010000000;
                     //Activar el PLL
while((RCC->CR & 0x02000000)==0); //Esperar que el PLL este listo
FLASH->ACR = 0x205;
                      //Activar el ART Accelerator y actualiza a 5wait states
RCC->CFGR \mid = 2;
                               //Seleccionar el PLL como la fuente de reloj del micro
for (a=0;a<=500;a++);
```

#### **SOLUCIÓN:**

> Programa Principal:

```
int time=500000; //n ciclos de maquina
```

```
int main (void)
 PLL();
 int i=0;
 //CONFIGURACION "CLOCK"
 RCC->AHB1ENR |= (1UL << 1); //PRENDER EL CLOCK DEL PTB
 //CONFIGURACION DE PINES
 GPIOB->OTYPER = 0; //PUSH PULL -> PTB0 - PTB14
 GPIOB->OSPEEDR |= 0x10004001; //MEDIUM SPEEED -> PTB0 - PTB7 - PTB14
 while(true){      //bucle infinito
    GPIOB->ODR |= (1UL<<14); //enciende LED
    GPIOB->ODR &= ~(1UL<<14); //apaga LED
    }//cierra while
}//cierra main
```



# **Preguntas**